General-purpose timers (TIM15/TIM16/TIM17)
RM0365
677/1080
DocID025202 Rev 7
22.6.3 TIM16/TIM17
DMA/interrupt
enable register (TIMx_DIER)
Address offset: 0x0C
Reset value: 0x0000
Bit 0
CCPC
: Capture/compare preloaded control
0: CCxE, CCxNE and OCxM bits are not preloaded
1: CCxE, CCxNE and OCxM bits are preloaded, after having been written, they are updated
only when COM bit is set.
Note: This bit acts only on channels that have a complementary output.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res
Res
COMDE
Res
Res
Res
CC1DE
UDE
BIE
Res
COMIE
Res
Res
Res
CC1IE
UIE
rw
rw
rw
rw
rw
rw
rw
Bits 15:14 Reserved, must be kept at reset value.
Bit 13
COMDE
: COM DMA request enable
0: COM DMA request disabled
1: COM DMA request enabled
Bits 12:10 Reserved, must be kept at reset value.
Bit 9
CC1DE
: Capture/Compare 1 DMA request enable
0: CC1 DMA request disabled
1: CC1 DMA request enabled
Bit 8
UDE
: Update DMA request enable
0: Update DMA request disabled
1: Update DMA request enabled
Bit 7
BIE
: Break interrupt enable
0: Break interrupt disabled
1: Break interrupt enabled
Bit 6 Reserved, must be kept at reset value.
Bit 5
COMIE:
COM interrupt enable
0: COM interrupt disabled
1: COM interrupt enabled
Bits 4:2 Reserved, must be kept at reset value.
Bit 1
CC1IE
: Capture/Compare 1 interrupt enable
0: CC1 interrupt disabled
1: CC1 interrupt enabled
Bit 0
UIE
: Update interrupt enable
0: Update interrupt disabled
1: Update interrupt enabled