Direct memory access controller (DMA)
RM0365
191/1080
DocID025202 Rev 7
Figure 25. STM32F302x6/8 DMA1 request mapping
1. TIM16_CH1, TIM16_UP, TIM17_CH1, TIM17_UP and DMA request are mapped on this DMA channel only
if the corresponding remapping bit is set in the SYSCFG_CFGR1 or SYSCFG_CFGR3 register. For more
details, please refer to
Section 11.1.1: SYSCFG configuration register 1 (SYSCFG_CFGR1) on page 172
,QWHUQDO
'0$
UHTXHVW
)L[HGKDUGZDUHSULRULW\
3HULSKHUDOUHTXHVWVLJQDOV
+LJKSULRULW\
/RZSULRULW\
'0$
069
+:UHTXHVW
0(00(0ELW
&KDQQHO
+:UHTXHVW
&KDQQHO
+:UHTXHVW
&KDQQHO
+:UHTXHVW
6:WULJJHU
0(00(0ELW
&KDQQHO
0(00(0ELW
6:WULJJHU
0(00(0ELW
6:WULJJHU
6:WULJJHU
+:UHTXHVW
&KDQQHO
6:WULJJHU
0(00(0ELW
+:UHTXHVW
&KDQQHO
6:WULJJHU
0(00(0ELW
+:UHTXHVW
&KDQQHO
6:WULJJHU
0(00(0ELW
$'&
7,0B&+
7,0B&+
7,0B83
86$57B7;
7,0B&+
7,0B83
63,B7;
86$57B5;
7,0B&+
7,0B83
'$&B&+
7,0B&+
7,0B83
63,B5;
86$57B7;
,&B7;
7,0B&+
7,0B75,*
7,0B&20
86$57B5;
,&B5;
7,0B83
7,0B&+
7,0B&+
7,0B83
7,0B75,*
7,0B&20
86$57B5;
,&B7;
7,0B&+
7,0B&+
7,0B83
86$57B7;
,&B5;
7,0B&+
7,0B&+
7,0B&+
7,0B83
63,B7;
,&B7;
63,B7;
,&B5;