DocID025202 Rev 7
142/1080
RM0365
Reset and clock control (RCC)
154
Bit 31 Reserved, must be kept at reset value.
Bit 30
I2C3EN:
I2C3 clock enable (only in STM32F302x6/8 and STM32F302xD/E devices)
Set and cleared by software.
0: I2C3 clock disabled
1: I2C3 clock enabled
Bit 29
DAC1EN:
DAC1 interface clock enable
Set and cleared by software.
0: DAC1 interface clock disabled
1: DAC1 interface clock enabled
Bit 28
PWREN:
Power interface clock enable
Set and cleared by software.
0: Power interface clock disabled
1: Power interface clock enabled
Bits 27:263 Reserved, must be kept at reset value.
Bit 25
CANEN:
CAN clock enable
Set and reset by software.
0: CAN clock disabled
1: CAN clock enabled
Bit 24 Reserved, must be kept at reset value.
Bit 23
USBEN:
USB clock enable
Set and reset by software.
0: USB clock disabled
1: USB clock enabled
Bit 22
I2C2EN:
I2C2 clock enable
Set and cleared by software.
0: I2C2 clock disabled
1: I2C2 clock enabled
Bit 21
I2C1EN:
I2C1 clock enable
Set and cleared by software.
0: I2C1 clock disabled
1: I2C1 clock enabled
Bit 20
UART5EN:
UART5 clock enable (STM32F302xB/C/D/E devices only)
Set and cleared by software.
0: UART5 clock disabled
1: UART5 clock enabled
Bit 19
UART4EN:
UART4 clock enable (STM32F302xB/C/D/E devices only)
Set and cleared by software.
0: UART4 clock disabled
1: UART4 clock enabled
Bit 18
USART3EN:
USART3 clock enable
Set and cleared by software.
0: USART3 clock disabled
1: USART3 clock enabled