DocID025202 Rev 7
338/1080
RM0365
Analog-to-digital converters (ADC)
392
Figure 95. Dual ADC block diagram
(1)
1.
External triggers also exist on slave ADC but are not shown for the purposes of this diagram.
2.
The ADC common data register (ADCx_CDR) contains both the master and slave ADC regular converted data.
06Y9
5HJXODUGDWDUHJLVWHU
ELWV
,QMHFWHGGDWDUHJLVWHUV
[ELWV
,QMHFWHG
FKDQQHOV
5HJXODU
FKDQQHOV
5HJXODUGDWDUHJLVWHU
ELWV
,QMHFWHGGDWDUHJLVWHUV
[ELWV
,QMHFWHG
FKDQQHOV
5HJXODU
FKDQQHOV
$GGUHVVGDWDEXV
*3,2
SRUWV
$'&[B,1
$'&[B,1
$'&[B,1
'XDOPRGH
FRQWURO
0DVWHU$'&
6ODYH$'&
6WDUWWULJJHUPX[
UHJXODUJURXS
6WDUWWULJJHUPX[
LQMHFWHGJURXS
9
5(),17
9
%$7
7HPSVHQVRU
,QWHUQDOWULJJHUV