DocID025202 Rev 7
RM0365
Revision history
1079
35 Revision
history
Table 196. Document revision history
Date
Revision
Changes
25-Apr-2014
1
Initial release.
16-May-2014
2
Updated the content of:
–
Section 9: System configuration controller (SYSCFG)
.
–
Section 25: Inter-integrated circuit (I2C) interface
.
Updated the colors only (not the content) of:
–
Figure: Transfer bus diagrams for I2C slave transmitter
,
–
Figure: Transfer bus diagrams for I2C slave receiver
,
–
Figure: Transfer bus diagrams for I2C master transmitter
,
–
Figure: Transfer bus diagrams for SMBus slave transmitter (SBC=1)
,
–
Figure: Transfer bus diagrams for SMBus slave transmitter
(SBC=1)
,
.
11-Sep-2014
3
Updated the following chapters:
Overview of the manual
– Updated
Table: Available features related to each product
Analog-to-digital converters
– Figure: ADC block diagram,
– Figure: ADC block diagram,
– Figure: VBAT channel block diagram,
– Section: ADC configuration register (ADCx_CFGR, x=1..2),
– Section: ADC Analog Watchdog 2 Configuration Register
(ADCx_AWD2CR, x=1..2),
– Section: ADC Analog Watchdog 3 Configuration Register
(ADCx_AWD3CR, x=1..2),
– Section: ADC Differential Mode Selection Register (ADCx_DIFSEL,
x=1..2)
Reset and Clock (RCC)
–
F
igure: STM32F318x8STM32F3xx clock tree,
– Section: Clock configuration register 3 (RCC_CFGR3),
– Section: Control/status register (RCC_CSR),
– Section: RCC register map.
System configuration controller (SYSCFG)
–
Section: SYSCFG configuration register 2 (SYSCFG_CFGR2)
–
Section: SYSCFG register map.
Interrupts and events
– Table: STM32F302xB/C/D/E vector table.
Operational amplifier (OPAMP)
– Figure: STM32F302xB/C/D/E comparator and operational amplifier
connections.