Flexible static memory controller (FSMC)
RM0365
239/1080
DocID025202 Rev 7
Figure 32. Mode1 write access waveforms
The one HCLK cycle at the end of the write transaction helps guarantee the address and
data hold time after the NWE rising edge. Due to the presence of this HCLK cycle, the
DATAST value must be greater than zero (DATAST > 0).
Table 53. FMC_BCRx bit fields
Bit
number
Bit name
Value to set
31-21
Reserved
0x000
20
CCLKEN
As needed
19
CBURSTRW
0x0 (no effect in asynchronous mode)
18:16
Reserved
0x0
15
ASYNCWAIT
Set to 1 if the memory supports this feature. Otherwise keep at
0.
14
EXTMOD
0x0
13
WAITEN
0x0 (no effect in asynchronous mode)
12
WREN
As needed
11
WAITCFG
Don’t care
10
WRAPMOD
0x0
9
WAITPOL
Meaningful only if bit 15 is 1
8 BURSTEN
0x0
7 Reserved
0x1
6 FACCEN
Don’t
care
5-4 MWID
As
needed
3-2
MTYP
As needed, exclude 0x2 (NOR Flash memory)
$>@
12(
$''6(7
'$7$67
0HPRU\WUDQVDFWLRQ
1([
'>@
+&/.F\FOHV
+&/.F\FOHV
1:(
1%/>@
GDWDGULYHQE\)0&
069
+&/.