DocID025202 Rev 7
RM0365
Revision history
1079
22-Jan-2015
4
(continued)
Interrupts and events
–
Table: STM32F302xB/C/D/E vector table
Analog to digital converter (ADC)
–
Section: ADC main features
Digital to analog converter (DAC)
–
Section: DAC1 main features
–
Figure: DAC1 block diagram:
updated the related note.
Comparator (COMP)
–
Section: COMP main features
–
Section: COMP registers
Operational amplifier (OPAMP)
–
Section OPAMP main features
–
Section: OPAMP registers
Advanced-control timers (TIM1)
–
Section: TIM1/TIM8 introduction
General-purpose timers (TIM2/TIM3/TIM4)
–
Section: TIM2/TIM3/TIM4/TIM5 introduction
Inter-integrated circuit (I2C) interface
–
Section: I2C implementation
Serial peripheral interface / inter-IC sound (SPI/I2S)
–
Section: SPI implementation
Universal synchronous asynchronous receiver transmitter
(USART)
–
Section: USB implementation
Debug support (DBG)
–
Section: Debug MCU APB1 freeze register (DBGMCU_APB1_FZ)
22-Sep-2015
5
System and memory overview
– Updated
Figure 3: STM32F302xD/E system architecture
,
Flexible static memory controller (FSMC)
– Renamed FMC as FSMC in the section title and introduction.
Digital-to-analog converter (DAC1)
– updated
Section 16.5.3: DAC output voltage
Reset and clock control (RCC)
–
Section 10.4.13: Clock configuration register 3 (RCC_CFGR3)
added a note to USART2SW and USART3SW bit descriptions
–
Section 10.4.10: Control/status register (RCC_CSR)
: updated bits
[31:25] and bit 23
Universal synchronous asynchronous receiver transmitter
(USART)
– Updated the configuration for USART5 in
Table 196. Document revision history (continued)
Date
Revision
Changes