Revision history
RM0365
1079/1080
DocID025202 Rev 7
06-Jan-2017
7
Updated comparator section:
– Updated root part numbers in
– Updated
Figure 118: Comparator 1 and 2 block diagrams
adding
PA5 input in the 2 MUX with note 4, replacing note 1 by note 4 for
TIM3_OC1 and TIM3_OCREF_CLR outputs.
– Updated
Table 102: STM32F302xB/C/D/E comparator input/outputs
adding PA4 and PA5 comparator inputs connected to I/Os.
– Updated
Table 103: STM32F302x6/8 comparator input/outputs
adding PA4 comparator input connected to I/Os.
– Updated
Section 17.5.2: COMP2 control and status register
COMP2OUTSEL[3:0] and COMP2INMSEL[2:0] bit
description.
– Updated
Section 17.5.3: COMP4 control and status register
COMP4OUTSEL[3:0] and COMP4INMSEL[2:0] bit
description.
– Updated
Section 17.5.4: COMP6 control and status register
COMP6OUTSEL[3:0], COMP6INMSEL[2:0] and
COMP6MODE[3:2] bit description.
– Added note ‘depending on the product, when a timer is not available,
the corresponding combination is reserved’ in all the
COMPxOUTSEL[3:0] bit description for x = 1...7
Updated opamp section:
– Updated
Figure 121: STM32F302x6/8 comparator and operational
.
Updated RTC section:
– Updated
removing 1Hz and 512 Hz
text and changing mux connection (RTC_SSR output instead of
ck_spre).
– Updated note in
Section 27.3.15: Calibration clock output
.
Table 196. Document revision history (continued)
Date
Revision
Changes