DocID025202 Rev 7
958/1080
RM0365
Serial peripheral interface / inter-IC sound (SPI/I2S)
959
30.9.9 SPIx_I
2
S prescaler register (SPIx_I2SPR)
Address offset: 0x20
Reset value: 0000 0010 (0x0002)
Bits 15:10 Reserved: Forced to 0 by hardware
Bit 9
MCKOE
: Master clock output enable
0: Master clock output is disabled
1: Master clock output is enabled
Note: This bit should be configured when the I
2
S is disabled. It is used only when the I
2
S is in master
mode.
It is not used in SPI mode.
Bit 8
ODD
: Odd factor for the prescaler
0: Real divider value is = I2SDIV *2
1: Real divider value is = (I2SDIV * 2)+1
Refer to
Note: This bit should be configured when the I
2
S is disabled. It is used only when the I
2
S is in master
mode.
It is not used in SPI mode.
Bits 7:0
I2SDIV[7:0]
: I
2
S linear prescaler
I2SDIV [7:0] = 0 or I2SDIV [7:0] = 1 are forbidden values.
Refer to
Note: These bits should be configured when the I
2
S is disabled. They are used only when the I
2
S is
in master mode.
They are not used in SPI mode.