DocID025202 Rev 7
RM0365
Debug support (DBG)
1066
33.14.4 Debug MCU APB1 freeze register (DBGMCU_APB1_FZ)
The DBGMCU_APB1_FZ register is used to configure the MCU under DEBUG. It concerns
the APB1 peripherals:
•
Timer clock counter freeze
•
I2C SMBUS timeout freeze
•
Window watchdog and independent watchdog counter freeze support
This DBGMCU_APB1_FZ is mapped on the external PPB bus at address 0xE0042008.
The register is asynchronously reset by the POR (and not the system reset). It can be
written by the debugger under system reset.
Address: 0xE004 2008
Only 32-bit access are supported.
Power on reset (POR): 0x0000 0000 (not reset by system reset)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Re
s
DBG_I2C3_S
MBUS_TIMEOUT
(1)
Re
s
Re
s
Re
s
Re
s
DB
G_CAN_S
T
OP
Re
s
Re
s
DB
G_I2C2_S
MBUS_TIMEOUT
DB
G_I2C1_S
MBUS_TIMEOUT
Re
s
Re
s
Re
s
Re
s
Re
s
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Re
s
Re
s
Re
s
DBG_IWDG_ST
O
P
DBG_
WWDG_S
T
O
P
DBG_R
T
C_ST
OP
Re
s
Re
s
Re
s
Re
s
Re
s
DBG_TIM6
_ST
O
P
Re
s
DBG_TIM4_
S
T
O
P
DBG_TIM3_
S
T
O
P
(2)
DBG_TIM2
_ST
O
P
rw
rw
rw
rw
rw
rw
rw
1. Only in STM32F302x6/8 and STM32F302xD/E devices.
2. Only in STM32F302xB/C/D/E devices.
Bits 31 Reserved, must be kept at reset value.
Bit 30
DBG_I2C3_SMBUS_TIMEOUT:
SMBUS timeout mode stopped when core is halted
0: Same behavior as in normal mode
1: The SMBUS timeout is frozen
Bits 29:26 Reserved, must be kept at reset value.
Bit 25
DBG_CAN_STOP:
Debug CAN stopped when core is halted
0: Same behavior as in normal mode
1: The CAN2 receive registers are frozen
Bits 24:23 Reserved, must be kept at reset value.