DocID025202 Rev 7
376/1080
RM0365
Analog-to-digital converters (ADC)
392
15.5.13 ADC
regular
sequence
register 4 (ADCx_SQR4, x=1
..
2)
Address offset: 0x3C
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res.
Res.
Res.
Res.
Res.
SQ16[4:0]
Res.
SQ15[4:0]
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits 31:11 Reserved, must be kept at reset value.
Bits 10:6
SQ16[4:0]:
16th conversion in regular sequence
These bits are written by software with the channel number (1..18) assigned as the 16th in the
regular conversion sequence.
Note: Software is allowed to write these bits only when ADSTART=0 (which ensures that no
regular conversion is ongoing).
Note: Analog input channel 0 is not mapped: value “00000” should not be used
Bit 5 Reserved, must be kept at reset value.
Bits 4:0
SQ15[4:0]:
15th conversion in regular sequence
These bits are written by software with the channel number (1..18) assigned as the 15th in the
regular conversion sequence.
Note: Software is allowed to write these bits only when ADSTART=0 (which ensures that no
regular conversion is ongoing).
Note: Analog input channel 0 is not mapped: value “00000” should not be used