DocID025202 Rev 7
116/1080
RM0365
Reset and clock control (RCC)
154
The RCC feeds the Cortex
®
System Timer (SysTick) external clock with the AHB clock
(HCLK) divided by 8. The SysTick can work either with this clock or directly with the Cortex
®
clock (HCLK), configurable in the SysTick Control and Status Register.
Figure 12. STM32F302xB/C clock tree
1. For full details about the internal and external clock source characteristics, please refer to the “Electrical
characteristics” section in your device datasheet.
2. TIM1
can be clocked from the PLLCLKx2 running up to 144 MHz when the system clock source is the PLL.
Section 9.2.10: Timers (TIMx) clock
3. The ADC clock can be derived from the AHB clock of the ADC bus interface, divided by a programmable
factor (1, 2 or 4). When the programmable factor is ‘1’, the AHB prescaler must be equal to ‘1’.
0+]
+6(26&
26&B,1
26&B287
26&B,1
26&B287
0+]
+6,5&
,:'*&/.
WR,:'*
3//
[[
[
3//08/
$+%
$3%
SUHVFDOHU
+&/.
3//&/.
WR$+%EXVFRUH
PHPRU\DQG'0$
/6(
/6,
+6,
+6,
+6(
WR57&
3//65&
6:
6<6&/.
57&&/.
57&6(/>@
WR7,0
,I$3%SUHVFDOHU
[HOVH[
)/,7)&/.
WR)ODVKSURJUDPPLQJLQWHUIDFH
WR,&[[
WR86$57[[
/6(
+6,
6<6&/.
3&/.
6<6&/.
+6,
3&/.
069
86%&/.
WR86%LQWHUIDFH
WRFRUWH[6\VWHPWLPHU
)+&/.&RUWH[IUHH
UXQQLQJFORFN
WR$3%SHULSKHUDOV
$+%
SUHVFDOHU
&66
/6(26&
N+]
/6,5&
N+]
86%
SUHVFDOHU
$3%
SUHVFDOHU
WR7,0
,I$3%SUHVFDOHU
[HOVH[
WR86$57
/6(
+6,
6<6&/.
3&/.
3&/.
WR$3%SHULSKHUDOV
7,0
$'&
3UHVFDOHU
WR$'&[\
[\
$'&
3UHVFDOHU
[
0&2
3//&/.
+6,
+6(
0&2
6<6&/.
/6,