System and memory overview
RM0365
45/1080
DocID025202 Rev 7
Figure 3. STM32F302xD/E system architecture
3.1.1 S0:
I-bus
This bus connects the Instruction bus of the Cortex
®
-M4 core to the BusMatrix. This bus is
used by the core to fetch instructions. The targets of this bus are the internal Flash memory
and the SRAM.
3.1.2 S1:
D-bus
This bus connects the DCode bus (literal load and debug access) of the Cortex
®
-M4 core to
the BusMatrix. The targets of this bus are the internal Flash memory and the SRAM.
3.1.3 S2:
S-bus
This bus connects the system bus of the Cortex
®
-M4 core to the BusMatrix. This bus is
used to access data located in the peripheral or SRAM area. The targets of this bus are the
SRAM, the AHB to APB1/APB2 bridges, the AHB IO port and the 2 ADCs.
3.1.4 S3,
S4:
DMA-bus
This bus connects the AHB master interface of the DMA to the BusMatrix which manages
the access of different Masters to Flash, SRAM and peripherals.
06Y9
)/7,)
.%65$0
$+%GHGLFDWHG
WR*3,2SRUWV
5&&76&&5&DQG
$+%WR$3%DQG$3%
$'& $'&
,EXV
6EXV
'EXV
'0$
'0$
$50
&257(;
0
*3'0$
*3'0$
)/$6+.
ELWV
,&2'(
'&2'(
%XV0DWUL[6
0
0
0
0
0
0
0
6
6
6
6
6
)0&
0