DocID025202 Rev 7
94/1080
RM0365
Peripheral interconnect matrix
96
The selection is made based on “COMPxINMSEL” bits value in “COMPx_CSR” register.
7.3.12 From
VREFINT to COMP
Besides to the DAC channel output, Vrefint (x1, x3/4, x1/2, x1/4) can be selected as
comparator inverting input using “COMPxINMSEL” bits in “COMPx_CSR” register.
7.3.13
From DAC to OPAMP
In STM32F302xB/C/D/E, the DAC1 output is connected internally to OPAMP1 non-inverting
input.
7.3.14
From TIM to OPAMP
The switch between OPAMP inverting and non-inverting inputs can be done automatically.
This automatic switch is triggered by the TIM1 CC6 output arriving on the OPAMP input
multiplexers. More details on this feature are available in
Section 18.3.6: Timer controlled
.
7.3.15 From
TIM to TIM
Some STM32F3 timers are linked together internally for timer synchronization or chaining.
When one timer is configured in Master Mode, it can reset, start, stop or clock the counter of
another timer configured in Slave Mode.
A description of the feature with the various synchronization modes is available in:
•
Section 20.3.25: Timer synchronization
or the advanced-control timers (TIM1)
•
Section 21.3.19: Timer synchronization
for the general-purpose timers
(TIM2/TIM3/TIM4)
The slave mode selection is made using “SMS” bits, as described in:
•
Section 20.4.3: TIM1 slave mode control register (TIMx_SMCR)
,
•
Section 21.4.3: TIMx slave mode control register (TIMx_SMCR)
for the general-
purpose timers (TIM2/TIM3/TIM4),
•
Section 22.5.3: TIM15 slave mode control register (TIM15_SMCR)
The possible master/slave connections are summarized in the following table providing the
internal trigger connection: