DocID025202 Rev 7
252/1080
RM0365
Flexible static memory controller (FSMC)
286
Figure 43. Muxed write access waveforms
The difference with mode D is the drive of the lower address byte(s) on the data bus.
Table 67. FMC_BCRx bit fields
Bit No.
Bit name
Value to set
31-21
Reserved
0x000
20
CCLKEN
As needed
19
CBURSTRW
0x0 (no effect in asynchronous mode)
18:16
Reserved
0x0
15
ASYNCWAIT
Set to 1 if the memory supports this feature. Otherwise keep at
0.
14 EXTMOD
0x0
13
WAITEN
0x0 (no effect in asynchronous mode)
12
WREN
As needed
11
WAITCFG
Don’t care
10
WRAPMOD
0x0
9
WAITPOL
Meaningful only if bit 15 is 1
8 BURSTEN
0x0
7 Reserved
0x1
6 FACCEN
0x1
5-4 MWID
As
needed
3-2
MTYP
0x2 (NOR Flash memory)
!;=
./%
!$$3%4
$!4!34
-EMORYTRANSACTION
.%X
!$;=
(#,+CYCLES
(#,+CYCLES
.7%
.!$6
DATADRIVENBY&3-#
AI
(#,+
!$$(,$
(#,+CYCLES
,OWERADDRESS