Copyright © Siemens AG 2016. All rights reserved
390
ERTEC 200P-2 Manual
Technical data subject to change
Version 1.0
Bit Identifier
Reset Attr. Function / Description
7dt0 CDIV_VAL
7Ch
r w
Divider value for determining the bit
rate
fBR = fCLK/(1)-
fCLK = fAPB=125 MHz in the I2C
fBR: Bit rate clock (I2C)
fCLK: I2C interface system cycle
clock
for fBR = 1MHz and fCLK=125MHz:
CCR_I2C=124(dec.)
Register:
EDC_EVENT
Address: 54h
Bits:
31dt0
Reset value: 0h
Attribu-
tes:
rh
w
Description:
EDC event register - '0h' must be written to the register to
clear.
Bit Identifier
Reset Attr. Function / Description
0 I_TCM926_1B
xh
r
h
w
A 1-bit error has occurred in the I-
TCM of ARM926 and been corrected
1 I_TCM926_2B
xh
r
h
w
A 2-bit error has occurred in the I-
TCM of ARM926
2 D_TCM926_1B
xh
r
h
w
A 1-bit error has occurred in the D-
TCM of ARM926 and been corrected
3 D_TCM926_2B
xh
r
h
w
A 2-bit error has occurred in the D-
TCM of ARM926
4 GDMA_1B
xh
r
h
w
A 1-bit error has occurred in the
GDMA memory and been corrected
5 GDMA_2B
xh
r
h
w
A 2-bit error has occurred in the
GDMA memory
6 PN_1B
xh
r
h
w
A 1-bit error has occurred in one of
the PN-IP memories and been cor-
rected
7 PN_2B
xh
r
h
w
A 2-bit error has occurred in one of
the PN-IP memories
8 PERIF_1B
xh
r
h
w
A 1-bit error has occurred in the PerlF
memory and been corrected
9 PERIF_2B
xh
r
h
w
A 2-bit error has occurred in the PerlF
memory
10 I_CACHE_PAR
xh
r
h
w
A parity error has occurred in the I-
cache during reading
Содержание ERTEC 200P
Страница 1: ...ERTEC 200P 2 Enhanced Real Time Ethernet Controller Manual ...
Страница 309: ...Copyright Siemens AG 2016 All rights reserved 309 ERTEC 200P 2 Manual Technical data subject to change Version 1 0 ...
Страница 492: ...Copyright Siemens AG 2016 All rights reserved 492 ERTEC 200P 2 Manual Technical data subject to change Version 1 0 ...