Copyright © Siemens AG 2016. All rights reserved
300
ERTEC 200P-2 Manual
Technical data subject to change
Version 1.0
1
2
TIM_2_INT_GATE_TRIG
0h
r w
Software Gate-/Trigger signal Timer
2
3
TIM_3_INT_GATE_TRIG
0h
r w
Software Gate-/Trigger signal Timer
3
4
TIM_4_INT_GATE_TRIG
0h
r w
Software Gate-/Trigger signal Timer
4
5
TIM_5_INT_GATE_TRIG
0h
r w
Software Gate-/Trigger signal Timer
5
6
TIM_0_CLK_EN
0h
r w Clock Enable Timer 0
7
TIM_1_CLK_EN
0h
r w Clock Enable Timer 1
8
TIM_2_CLK_EN
0h
r w Clock Enable Timer 2
9
TIM_3_CLK_EN
0h
r w Clock Enable Timer 3
10
TIM_4_CLK_EN
0h
r w Clock Enable Timer 4
11
TIM_5_CLK_EN
0h
r w Clock Enable Timer 5
31dt12 <reserved>
00000h
not
used
Register:
CLOCK_DIVIDER_REG
Address:
C4h
Bits:
31dt0
Reset value:
00000000h
Attributes: (r) (w)
Description:
Timer Clock Devider Register
Bit
Identifier
Reset
Attr.
Function / Description
7dt0 CLOCK_DIVIDER_VALUE
00h
r w Clock Divider Value
8
CLK_DIV_EN
0h
r w Clock Divider Enable (0 =disabled
31dt9 <reserved>
000000h not used
Register:
EXT_GATE_TRIG_MUX_REG
Address:
C8h
Bits:
31dt0
Reset value:
00000000h
Attributes: (r) (w)
Description:
Timer MUX Register External Gate
Bit
Identifier
Reset
Attr.
Function / Description
3dt0 TIM0_EXT_G_T_SEL_3_0
0h
r w
Selection of
EXTERNAL_INPUTS(15:0) for
EXT_GATE_TRIG of Timer 0
7dt4 TIM1_EXT_G_T_SEL_3_0
0h
r w
Selection of
EXTERNAL_INPUTS(15:0) for
EXT_GATE_TRIG of Timer 1
11dt8 TIM2_EXT_G_T_SEL_3_0
0h
r w Selection of
Содержание ERTEC 200P
Страница 1: ...ERTEC 200P 2 Enhanced Real Time Ethernet Controller Manual ...
Страница 309: ...Copyright Siemens AG 2016 All rights reserved 309 ERTEC 200P 2 Manual Technical data subject to change Version 1 0 ...
Страница 492: ...Copyright Siemens AG 2016 All rights reserved 492 ERTEC 200P 2 Manual Technical data subject to change Version 1 0 ...