Copyright © Siemens AG 2016. All rights reserved
447
ERTEC 200P-2 Manual
Technical data subject to change
Version
1.0
ERTEC 200P
C
T
R
L
_
S
T
B
Y
x
Dir
3V3
1V8
Buffer
B
u
ff
e
r
D
ir
DS
(mA
)
CL
(pF
)
int.
Pul
l
fout
(MHz
)
a
c
ti
v
it
y
L
o
w
N
o
is
e
S
c
h
m
it
t
T
ri
g
g
e
r
Description
#
TCK
-
in
3V3
TWF1IC33ASS
in
-
-
DN
-
-
ST
JTAG: Clock
1
RTCK
0
out
3V3
TWF1BC33ALV04SZ
bid
i
6
50
-
32
1
ST
JTAG: Sync TCK
1
TDI
-
in
3V3
TWF1IC33ASS
in
-
-
UP
-
-
ST
JTAG: Data In
1
TDO
0
out
3V3
TWF1BC33ALV04SZ
bid
i
6
50
-
32
0.5
ST
JTAG: Data Out
1
XSRST
0
bidi 3V3
TWF1BC33ASLV04SL
bid
i
6
50
UP
0.1
0.1
ST
System-Reset for De-
bugging
1
TAP_SEL
-
in
3V3
TWF1IC33ASS
in
-
-
-
-
-
ST
TAP Select Signal:
0 = JTAG for debug
1 = JTAG for BS
1
CHAIN_CTRL
-
in
3V3
TWF1IC33ASS
in
-
-
-
-
-
-
Debugging:
0 = ARM926
1
sum
9
Vendor Test
TEST
-
in
-
TWF1BC33ASNV02SL
-
-
-
DN
-
-
ST
Test pin
1
TMC1
-
in
-
TWF1ITE1C33ND
-
-
-
DN
-
-
-
Test Mode
1
TMC2
-
in
-
TWF1ITE2C33ND
-
-
-
DN
-
-
-
Test Mode
1
TACT
-
in
-
TWF1BC33ASNV02SL
-
-
-
DN
-
-
ST
Test pin
1
sum
4
Содержание ERTEC 200P
Страница 1: ...ERTEC 200P 2 Enhanced Real Time Ethernet Controller Manual ...
Страница 309: ...Copyright Siemens AG 2016 All rights reserved 309 ERTEC 200P 2 Manual Technical data subject to change Version 1 0 ...
Страница 492: ...Copyright Siemens AG 2016 All rights reserved 492 ERTEC 200P 2 Manual Technical data subject to change Version 1 0 ...