Altera Corporation
2–141
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
The instances shown in
Figure 2–106
net the transceiver block
configuration shown in
Figure 2–107
after compilation. The specific data
rate on the channel location may differ depending on either the
placement algorithm or your assignments. Since all the channels in this
transceiver block are utilized, the second TXPLL is not used. However,
you can use the second dedicated
REFCLK
input to feed the IQ lines or the
PLD logic if you do not use the first dedicated
REFCLK
to drive the IQ
lines or PLD logic.
Figure 2–107. Resultant Transceiver Block Configuration After Combining
Instances
Transceiver Block
Ch 1
Data rate : 4 Gbps
TX Loc Div: / 1
Ch 0
Data rate : 4 Gbps
TX Loc Div: / 1
TXPLL
Primary Data
rate: 4 Gbps
Ch 3
Data rate : 1 Gbps
TX Loc Div: / 4
Ch 2
Data rate : 2 Gbps
TX Loc Div: / 2
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...