2–130
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
PLD-Transceiver Interface Clocking
Figure 2–103. Dedicated REFCLK Feeding PCFIFO Clock Ports
Another example is where the PLD input clock or PLL output is feeding
the
tx_coreclk
and
rx_coreclk
ports. Note that the driver clock
must be the same frequency as the transceiver output clocks. Also,
though this example shows the channels within a single transceiver
block, the 0PPM setting will also allow TX and/or RX channel PCFIFOs
of multiple transceiver blocks to be clocked by a common clock.
RX Phase
Comp FIFO
TX Phase
Comp FIFO
CRU
RX
TX
TX CLK
Div Block
Channel 3
RX Phase
Comp FIFO
TX Phase
Comp FIFO
CRU
RX
TX
TX CLK
Div Block
Channel 2
RX Phase
Comp FIFO
TX Phase
Comp FIFO
CRU
RX
TX
TX CLK
Div Block
Channel 1
RX Phase
Comp FIFO
TX Phase
Comp FIFO
CRU
RX
TX
TX CLK
Div Block
Channel 0
refclk
To user
logic
PLD
XCVR
tx_coreclk[3]
rx_coreclk[3]
tx_coreclk[2]
rx_coreclk[2]
tx_coreclk[1]
rx_coreclk[1]
tx_coreclk[0]
rx_coreclk[0]
Central
Block
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...