2–6
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Stratix II GX ALT2GXB Ports List
tx_coreclk
Input
Optional write clock port for the transmitter
phase compensation FIFO. If not selected,
Quartus II software automatically selects
tx_clkout
as the write clock for transmitter
phase compensation FIFO. If selected, you
must drive this port with a clock that is
frequency locked to
tx_clkout
.
Channel
tx_detectrxloopback
Input
PIPE receiver detect / loopback pin.
Depending on the power-down state the signal
either activates receiver detect or loopback.
Channel
tx_forceelecidle
Input
PIPE Electrical Idle mode.
Channel
tx_forcedispcompliance
Input
PIPE forced negative disparity port for
transmission of the compliance pattern. The
pattern requires starting at a negative disparity.
Assertion of this port at the first byte ensures
that the first byte has a negative disparity. This
port must be deasserted after the first byte.
Channel
powerdn
Input
PIPE power mode port. This port sets the
power mode of the associated PCI Express
channel. The power modes are as follows:
2'b00: P0 – Normal operation
2'b01: P0s – Low recover time latency, power
saving state
2'b10: P1 – Longer recovery time (64 us max)
latency, lower power state
2'b11: P2 – Lowest power state
Channel
tx_digitalreset
Input
Reset port for the transmitter PCS block. This
port resets all the digital logic in the transmit
channel. The minimum pulse width is two
parallel clock cycles.
Channel
tx_ctrlenable
Input
Transmitter control code indicator port.
Indicates whether the data at the
tx_datain
port is a control or data word. This port is used
with the 8B/10B encoder.
Channel
tx_forcedisp
Input
Available in Basic mode with 8B/10B encoding
enabled. Forces positive or negative disparity
on the current symbol depending on the
tx_dispval
signal level.
Channel
tx_dispval
Input
Available in Basic mode with 8B/10B encoding
enabled. A high forces negative starting
running disparity on the current symbol and a
LOW forces positive starting running disparity
on the current symbol, provided
tx_forcedisp
signal is asserted.
Channel
Table 2–1. Stratix II GX ALT2GXB Ports (Part 5 of 7)
Port Name
Input/Output
Description
Scope
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...