Altera Corporation
2–127
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
It is important to note that asserting the
rx_analogreset
of the RX
channel associated with the driver clock will flatline the clock. All logic
and RX Phase Compensation FIFOs read port that it feeds will not be
receiving a clock during analog reset of the driving channel. If the reset
state machine is clocked by the driver clock, the reset state machine will
hang and may not come out of reset. All the RX channels will need to go
through a digital reset in order to restore the phase compensation FIFO
pointers.
Figure 2–101. rx_clkout[0] Feeding All Receivers of the Same Transceiver Block
RX Phase
Comp FIFO
CRU
RX
TX
Channel 3
RX Phase
Comp FIFO
CRU
RX
TX
Channel 2
RX Phase
Comp FIFO
CRU
RX
TX
Channel 1
RX Phase
Comp FIFO
CRU
RX
TX
Channel 0
rx_clkout[0]
To user
logic
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...