Altera Corporation
3–127
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Dynamic Reconfiguration
.
Table 3–14. GIGE Protocol Settings (Part 1 of 2)
Tab Page and Option
Setting
General Tab Settings
which protocol you will be using
GIGE
operation mode
receiver and transmitter
what is the input clock frequency
125 MHz
select the
rxdigitalreset
,
txdigitalreset
, and
rxanalogreset
ports
PLL/Ports, RX Analog, Cal Blk, TX Analog, Reconfig Tab Settings
Set the same settings as the FC-4G
ALT2GXB instance mentioned in
Tables 3–13
.
Reconfig Alt PLL Tab Setting
no selection required.
Reconfig Clks 1 Tab Settings
what is the main PLL logical reference
clock index
0
Note: Use this setting because you
intend to generate the MIF with a logical
tx pll value of
0
. Refer to
“How Many
MIFs do I Require?” on page 3–123
how many input clocks
3 (77.76 MHz, 125 MHz, and
106.25 MHz).
what is the select input clock source for
transmitter and receiver PLL
1
what is the reconfig protocol driven by
clock0
BASIC
what is clock0 input frequency
106.25 MHz
use clock 0 reference clock divider
do not check this option
what is the reconfig protocol driven by
clock2
SONET/SDH
what is clock2 input frequency
77.76 MHz
Note: The order of the clock inputs is
the same as of the FC-4G instantiation
shown in
Table 3–13
use clock 2 reference clock divider
do not check this option
Reconfig2 Tab Settings
same as of the FC-4G instantiation
shown in
Table 3–13
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...