Altera Corporation
2–161
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
Some logic can be added per channel which controls the circuit with
different possible results. The proposed logic in the PLD is referred to as
NFRI_PLD_logic
. The output signals generated by the
NFRI_PLD_logic
are referred to as
pipeelecidle_PLD
and
pipedatavalid_PLD
.
Figure 2–117
shows the top-level block diagram of the overall system.
Figure 2–117. NFRI_PLD_LOGIC Top Level Diagram
Note to
Figure 2–117
:
(1)
This signal is also provided to the user logic.
1
The proposed logic runs with the
tx_clkout
. To reset this
logic, use the same signal that connects to the
tx_digitalreset
port of the PCI-Express (PIPE) ALT2GXB
instance.
The
NFRI_PLD_logic
contains:
■
A state machine sequence to generate the
pipeelecidle_PLD
and
pipedatavalid_PLD
signals.
■
4us_timer
: A user-implemented timer in the PLD logic to count
4 us. This timer represents the maximum time period to transition
from P0s to P0 per the protocol specification.
■
3.2us_timer
: A user-implemented timer in the PLD logic to count
3.2 us. This timer represents the minimum time period to wait before
looking for valid data.
ALT2GXB
rx_dataout, rx_ctrldetect, and other
status/control signals
NFRI_PLD_logic
User
Logic
rx_ctrldetect
(1)
rx_dataout
(1)
pipedatavalid
pipeelecidle
rx_signaldetect
(1)
tx_clkout
(1)
tx_digitalreset
(1)
pipedatavalid_PLD
pipeelecidle_PLD
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...