Altera Corporation
2–169
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
Figure 2–121. XGMII and XAUI Relationship
The XGMII interface consists of four lanes of 8 bits. At the transmit side
of the XAUI interface, the data and control characters are converted
within the XGXS into an 8B/10B encoded data stream. Each data stream
is then transmitted across a single differential pair running at 3.125 Gbps
(3.75 Gbps for HiGig). At the XAUI receiver, the incoming data is decoded
and mapped back to the 32 bit XGMII format. This provides a transparent
extension of the physical reach of the XGMII and also reduces the
interface pin count.
XAUI functions as a self-managed interface because code group
synchronization, channel deskew, and clock domain decoupling is
handled with no upper layer support requirements. This functionality is
OSI
Reference
Model Layers
Application
Presentation
Session
Transport
Network
Data Link
Physical
PMA
PMD
Medium
10 Gb/s
XGMII
XGMII
MDI
XAUI
Optional XGMII
Extender
PHY
MAC (Optional)
LLC
LAN
CSMA/CD Layers
Higher Layers
Media Access Control (MAC)
Medium Dependent Interface (MDI)
Physical Coding Sublayer (PCS)
Physical Layer Device (PHY)
Logical Link Control (LLC)
Physical Medium Attachment (PMA)
Physical Medium Dependent (PMD)
10 Gigabit Attachment Unit Interface (XAUI)
10 Gigabit Media Independent Interface (XGMII)
XGMII Extender Sublayer (XGXS)
Reconciliation
MAC
XGXS
XGXS
PCS
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...