2–228
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Reset Control and Power Down
Unconstrained Asynchronous ALT2GXB Ports
In the Quartus II software versions 7.1 and 7.1 sp1, TimeQuest does not
automatically constrain transceiver asynchronous input/output ports.
These ports are listed in
Table 2–54
.
You must manually add the timing constraints in the SDC file for
TimeQuest to analyze these paths. For these asynchronous ports, you
only need to set a maximum delay constraint of
10
ns in the SDC file.
To identify all unconstrained ALT2GXB asynchronous ports, execute
Report Unconstrained Paths
in TimeQuest Timing Analyzer after
running the Quartus II Fitter. Set a maximum delay of
10
ns for all such
ports in the SDC file.
For example, if the
rx_invpolarity
signal is driven by the signal
top_rx_invpolarity
on an input pin, the SDC file constraint for this
port should be set as:
set_max_delay -from [get_ports {top_rx_invpolarity}]
-to [get_keepers
{xcvr_inst.receive~OBSERVABLEINVPOL}] 10.000
Table 2–54. TImeQuest Port Names Versus ALT2GXB Port Names
TimeQuest Port Name
ALT2GXB Port Name
ala2size
rx_ala2size
enapatternalign
rx_enapatternalign
bitslip
rx_bitslip
rlv
rx_rlv
invpol
rx_invpolarity
enabyteord
rx_enabyteord
pipe8b10binvpolarity
pipe8b10binvpolarity
revbitorderwa
rx_revbitorderwa
bisterr
rx_bisterr
bistdone
rx_bitstdone
phaselockloss
rx_pll_locked
freqlock
rx_freqlocked
seriallpbkben
rx_seriallpbken
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...