3–126
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Channel and Clock Multiplier Unit (CMU) PLL Reconfiguration
how many input clocks
3 (77.76 MHz, 125 MHz, and
106.25 MHz). Assume:
clock2 = 77.76 MHz
clock1 = 125 MHz
clock0 = 106.25 MHz
what is the select input clock source for
transmitter and receiver PLL
0
what is the reconfig protocol driven by
clock1
GIGE
what is clock1 input frequency
125 MHz
use clock 1 reference clock divider
do not check this option
what is the reconfig protocol driven by
clock2
SONET/SDH
what is clock2 input frequency
77.76 MHz
use clock 2 reference clock divider
do not check this option
Reconfig2 Tab Settings
how should the receivers be clocked
select
use respective core clocks
since you clock the receive parallel date
with
tx_clkout
for the GIGE protocol
and
rx_clkout
for the other two
protocols. Refer to the
Stratix II GX
Transceiver Architecture Overview
chapter in volume 2 of the
Stratix II GX
Device Handbook
for more information
about these options.
how should the transmitters be clocked use the respective channel transmitter
core clocks.
check the control box to use the
corresponding control port
select the protocol-specific signals. For
SONET/SDH, you need
rx_byteorderalignstatus
,
rx_ala2sizeout
, etc. Refer to the
Stratix II GX ALT2GXB Megafunction
User Guide
chapter in volume 2 of the
Stratix II GX Device Handbook
for more
information.
Basic1 and Basic2 Tab Setting
select the word alignment and other
ports based on your requirements and
complete the MegaWizard
Table 3–13. FC-4G Protocol Settings (Part 3 of 3)
Tab Page and Option
Setting
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...