2–122
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
PLD-Transceiver Interface Clocking
Figure 2–99. Phase Compensation FIFO Implementation in PLD Logic
If more TX channels are used across transceiver blocks, and/or RX
channels are also configured in a similar fashion and have the same data
rate and PLD output clock frequency, you will need to manually connect
the
tx_coreclk
and
rx_coreclk
ports.
RX Phase
Comp FIFO
TX Phase
Comp FIFO
CRU
RX
TX
TX CLK
Div Block
Channel 3
RX Phase
Comp FIFO
TX Phase
Comp FIFO
CRU
RX
TX
TX CLK
Div Block
Channel 2
RX Phase
Comp FIFO
TX Phase
Comp FIFO
CRU
RX
TX
TX CLK
Div Block
Channel 1
RX Phase
Comp FIFO
TX Phase
Comp FIFO
CRU
RX
TX
TX CLK
Div Block
Channel 0
PLD RX Phase
Comp FIFO
PLD RX Phase
Comp FIFO
PLD RX Phase
Comp FIFO
PLD RX Phase
Comp FIFO
PLD TX Phase
Comp FIFO
PLD TX Phase
Comp FIFO
PLD TX Phase
Comp FIFO
PLD TX Phase
Comp FIFO
PLD
Clock
To user
logic
tx_clkout[0]
tx_clkout[0]
tx_clkout[0]
tx_clkout[0]
rx_clkout[3]
rx_clkout[2]
rx_clkout[1]
rx_clkout[0]
PLD
XCVR
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...