4–36
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Physical Interface for PCI-Express (PIPE) Mode
What is the Receiver PLL
bandwidth mode?
This option is not available in PIPE mode because
the receiver PLL bandwidth is fixed at medium.
What is the acceptable PPM
threshold between the Receiver
PLL VCO and the CRU clock?
This option determines the PPM difference that
affects the automatic receiver CRU switchover
between lock-to-data and lock-to-reference.
(There are additional factors that affect the CRU’s
transition.)
Clock Recovery Unit
section in the
Stratix II GX Transceiver
Architecture Overview
chapter in volume 2 of the
Stratix II GX Device
Handbook.
Create
gxb_powerdown
port
to power down the Quad
Refer to the
Stratix II GX Transceiver Architecture
Overview
chapter in volume 2 of the
Stratix II GX
Device Handbook
for information about this port.
Reset Control and Power
Down section in the
Stratix II GX Transceiver
Architecture Overview
chapter in volume 2 of the
Stratix II GX Device
Handbook.
Create
gxb_enable
port to
enable the Quad
Refer to the
Stratix II GX Transceiver Architecture
Overview
chapter in volume 2 of the
Stratix II GX
Device Handbook
for information about this port.
Reset Control and Power
Down section in the
Stratix II GX Transceiver
Architecture Overview
chapter in volume 2 of the
Stratix II GX Device
Handbook.
Create
pll_locked
port to
indicate PLL is in lock with the
reference input clock
Refer to the
Stratix II GX Transceiver Architecture
Overview
chapter in volume 2 of the
Stratix II GX
Device Handbook
for information about this port.
Clock Multiplier Unit
section in the
Stratix II GX Transceiver
Architecture Overview
chapter in volume 2 of the
Stratix II GX Device
Handbook.
Create
rx_locktorefclk
port to lock the RX PLL to the
reference clock
Refer to the
Stratix II GX Transceiver Architecture
Overview
chapter in volume 2 of the
Stratix II GX
Device Handbook
for information about this port.
Clock Recovery Unit
section in the
Stratix II GX Transceiver
Architecture Overview
chapter in volume 2 of the
Stratix II GX Device
Handbook.
Create
rx_locktodata
port
to lock the RX PLL to the
received data
Refer to the
Stratix II GX Transceiver Architecture
Overview
chapter in volume 2 of the
Stratix II GX
Device Handbook
for information about this port.
Clock Recovery Unit
section in the
Stratix II GX Transceiver
Architecture Overview
chapter in volume 2 of the
Stratix II GX Device
Handbook.
Table 4–12. MegaWizard Plug-In Manager Options (Page 4 for PIPE Mode) (Part 2 of 4)
ALT2GXB Setting
Description
Reference
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...