Altera Corporation
3–3
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Dynamic Reconfiguration
■
Basic double-width modes—The minimum data rate is lowered to
1 Gbps. This helps if you want to only switch data rates without
changing the data path width.
■
More optional features in Basic mode.
■
PLD interface clocking of the transceiver is enhanced by introducing
“Core Clocking Options”. These core clocking options help you
optimize clock resource usage and allows you to set up the proper
PLD interface clocking on transmit and receive paths.
Figure 3–1
shows a conceptual view of these features.
Figure 3–1. Block Diagram of the Dynamic Reconfiguration Controller (ALT2GXB_RECONFIG)
The following items are not supported as part of the dynamic
reconfiguration feature:
■
Mode switch to and from any ×4 and ×8 configurations
■
Not backward compatible with Stratix GX devices
■
To and from PCI Express (PIPE) mode with NFRI IP
■
Testability features (pseudo-random binary sequence [PRBS]
and built-in self test [BIST])
logical_channel_address[7:0]
reconfig_togxb[2:0]
Address
Translation
addr
data
reconfig_mode_sel[2:0]
reconfig_data[15:0]
PMA control
logic before
QII 6.0 SP1
Channel
Reconfiguration
control logic
Dynamic
Reconfig
Parallel to
Serial
converter
reconfig_address_out
reconfig_address_en
channel_reconfig_done
rate_switch_ctrl[1:0](TX-only)
Dynamic
rate
switch
logical_tx_pll_sel_en
logical_tx_pll_sel
Channel and
CMU PLL
Reconfiguration
control logic
PMA Controls (PE, EQ,
DC gain, Vod)
write_all
read
reconfig_fromgxb
reconfig_clk
data_valid
busy
error
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...