Altera Corporation
3–121
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Dynamic Reconfiguration
same transceiver bank, provide different logical tx pll values for the two
instantiations. For example, to merge the following instantiations in the
same transceiver bank:
■
Instantiation1
—full-duplex channel configured at 3.125 Gbps.
■
Instantiation 2
—full-duplex channel configured at 2.500 Gbps.
If you set the
what is the main PLL logical reference clock index
(in the
Reconfig Clks 1
tab) for instantiation1 to
0
, set this option to
1
for
instantiation2. Since the Quartus II software requires separate TX PLLs
for these two channels, the two instantiations should have different
logical tx pll values.
Case III: Merging Separate Transmit-Only and Receive-Only Instantiation
In a full-duplex configuration with the
Channel and CMU PLL
Reconfiguration
option enabled, the software automatically connects the
same reference clock input to the TX PLL and RX PLL (explained in
“Clocking Enhancements and Requirements” on page 3–90
). If you merge
a
transmit only
and a
receive only
configuration, the Quartus II software
allows you to provide separate clock inputs for the TX PLL and RX PLL
(you can connect the
pll_inclk_rx_cruclk[]
port of the two
instances to two different clock source).
When you merge the
transmit only
and
receive only
configurations, you
should add the
Stratix II GX Reconfig group setting
in the assignment
editor for the
tx_dataout
and
rx_datain
pins and assign the same
value to these two pins (
0
or
1
). This setting enables the Quartus II
software to create a single (combined) MIF for the TX only and RX only
instance.
1
Using this merging method, you can provide separate clock
inputs to the TX PLL and RX PLL.
If you set the starting channel numbers in the ALT2GXB MegaWizard for
the TX instance to
0
and RX instance to
4
, you can use
logical_channel_address
in the reconfig controller set to
0
or
4
to
perform
Channel and CMU PLL Reconfiguration
on this transceiver
channel.
Design Examples
This section covers the steps used in creating a design with the
Channel
and CMU PLL reconfiguration
feature enabled.
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...