Altera Corporation
2–153
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
Table 2–32. PCI Express TS1 Ordered Set
Symbol
Number
Allowed Values Encoded Values
Description
0
K28.5
Comma code group for symbol
alignment
1
0–255
D0.0–D31.7,
and K23.7
Link number with component
2
0–31
D0.0–D31.0,
and K23.7
Lane number within port
3
0–255
D0.0–D31.7
N_FTS. The number of fast
training ordered sets required
by the receiver to obtain reliable
bit and symbol lock.
4
2
D2.0
Data rate identifier
Bit 0–Reserved, set to 0
Bit 1 = 1, generation 1
(2.5 Gbps) data rate supported
Bit 2..7–Reserved, set to 0
5
Bit 0 = 0, 1
Bit 1 = 0, 1
Bit 2 = 0, 1
Bit 3 = 0, 1
Bit 4..7 = 0
D0.0, D1.0,
D2.0, D4.0, and
D8.0
Training control
Bit 0–Hot reset
Bit 0 = 0, deassert
Bit 0 = 1, assert
Bit 1–Disable link
Bit 1 = 0, deassert
Bit 1 = 1, assert
Bit 1–Loopback
Bit 2 = 0, deassert
Bit 2 = 1, assert
Bit 3–Disable scrambling
Bit 3 = 0, deassert
Bit 3 = 1, assert
Bit 4..7–Reserved
Bit 0 = 0, deassert
Set to 0
6–15
D10.2
TS1 identifier
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...