Altera Corporation
3–111
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Dynamic Reconfiguration
represented by
pll_locked_final
) and then de-assert the
tx_digitalreset
and
rx_analogreset
signals. Wait for a minimum
of 4
μ
s after the
rx_freqlocked
signal goes high, then de-assert the
rx_digitalreset
signal.
Quartus II Settings and Requirements
The Quartus II software version 7.1 provides new assignments and
settings to support the above mentioned channel and CMU PLL
reconfiguration features.
MIF Generation for Channel and CMU PLL Reconfiguration
To enable the Quartus II software version 7.1 to generate a MIF with
38 words, complete the following steps:
1.
Go to the Assignments menu and select
Settings
, then
Fitter
settings
.
2.
Click the
more settings
button and set the
Generate Stratix II GX
GXB Reconfig MIF with PLL
option to
ON
using the
Settings
option (as shown in
Figure 3–56
).
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...