Altera Corporation
2–29
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
Figure 2–17. Individual Channel Receiver Logic Clocking With Rate Matching
If rate matching is not used (Basic, SONET/SDH, CPRI, (OIF) CEI PHY
Interface, SDI, Serial RapidIO modes), then the receiver logic is clocked
by the recovered clock of its associated channel (
Figure 2–18
). The
receiver phase compensation FIFO buffer’s read port is clocked by the
recovered clock that is fed back from the PLD logic array as
rx_clkout
.
Figure 2–18. Individual Channel Receiver Logic Clocking Without Rate Matching
Transmitter Clocking (Bonded Channels)
The clocking in bonded channel modes (
Figure 2–19
) is different from
that of the individual channel. All the transmitters are synchronized to
the same transmitter PLL and clock divider from the central block. In ×4
bonded channel modes, the central clock divider of the transceiver block
clocks all 4 channels. In PIPE ×8 bonded channel mode, the central clock
divider of the master transceiver block clocks all 8 channels.
The transmitter logic up to the read port of the transmitter phase
compensation FIFO buffer is clocked by the slow-speed clock from the
central block. The PIPE interface and the write port of the transmitter
phase compensation FIFO buffer is clocked by the
coreclkout
signal
routed from the PLD. In the PIPE ×8 slave transceiver, the central block of
the associated transceiver is not active and the transmitter logic to the
read port of the transmitter phase compensation FIFO buffer is clocked by
Receiver Digital Logic
Receiver Analog Circuits
RX Phase
Compen-
sation
FIFO
Clock
Recovery
Unit
Central
Block
Reference
Clocks
Word
Aligner
8B/10B
Decoder
Byte
De-
serializer
Byte
Ordering
Rate
Match
FIFO
De-
serializer
PIPE
Interface
PLD
tx_clkout
XCVR
÷
1, 2
Receiver Digital Logic
Receiver Analog Circuits
RX Phase
Compen-
sation
FIFO
Clock
Recovery
Unit
Word
Aligner
8B/10B
Decoder
Byte
De-
serializer
Byte
Ordering
De-
serializer
PIPE
PLD
rx_clkout
XCVR
÷
1, 2
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...