2–194
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Native Modes
1
Unlike PIPE ×4, XAUI or Basic x4 mode, the transmitter PCS is
not bonded in the (OIF) CEI PHY Interface with the low-jitter
option selected.
Figure 2–143
shows transceiver clocking in (OIF) CEI PHY Interface
mode with and without the improved transmitter jitter option enabled.
Figure 2–143. (OIF) CEI PHY Interface Mode Clocking
Transceiver Placement Limitations with Improved Jitter Clocking Option
If one or more channels in a transceiver block are configured to (OIF) CEI
PHY Interface mode with the improved jitter clocking option enabled, the
remaining channels in that transceiver block must either be configured in
(OIF) CEI PHY Interface mode with this option enabled or must be
unused. All used channels within a transceiver block configured in (OIF)
CEI PHY Interface mode with improved jitter clocking option enabled
must also run at the same data rate.
Figures 2–144
and
2–145
show two examples each of legal and illegal
transceiver placements with respect to the improved jitter clocking option
in (OIF) CEI PHY Interface mode.
TX PLL
Transceiver Block Clocking with the
"Use central clock divider to improve
transmitter jitter" option enabled
Central Clock
Divider Block
Channel 0
Channel 1
Channel 2
Channel 3
Transceiver Block Clocking with the
"Use central clock divider to improve
transmitter jitter" option disabled
TX PLL
Ch 0
Local Clock Divider Block
Ch 1
Local Clock Divider Block
Ch 2
Local Clock Divider Block
Ch 3
Local Clock Divider Block
Channel 0
Channel 1
Channel 2
Channel 3
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...