2–188
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Native Modes
Figure 2–138. OC-12 Data Path
Figure 2–139. OC-48 Data Path
OC-96 Data Path
The OC-96 data path is wider than the OC-12 and OC-48 data paths (refer
to
Figure 2–140
). It has a 32-bit wide PLD interface that is translated to a
16-bit wide transceiver data path by the byte serializer and deserializer.
As a result, the OC-96 configuration has a bit serialization factor of 16,
unlike OC-12 and OC-48 with bit serialization factors of 8. Also, the
OC-96 configuration does not have the byte ordering block in the
transceiver data path. If required, you should implement byte ordering
logic in the PLD logic array in OC-96 configurations.
Transmitter Digital Logic
Receiver Digital Logic
Analog Receiver and
Transmitter Logic
FPGA
Logic
Array
TX Phase
Compensation
FIFO
RX Phase
Compen-
sation
FIFO
Byte
Serializer
8B/10B
Encoder
Serializer
Clock
Recovery
Unit
Word
Aligner
Deskew
FIFO
8B/10B
Decoder
Byte
De-
serializer
Byte
Ordering
Rate
Match
FIFO
De-
serializer
8
8
8
8
8
Transmitter Digital Logic
Receiver Digital Logic
Analog Receiver and
Transmitter Logic
FPGA
Logic
Array
TX Phase
Compensation
FIFO
RX Phase
Compen-
sation
FIFO
Byte
Serializer
8B/10B
Encoder
Serializer
Clock
Recovery
Unit
Word
Aligner
Deskew
FIFO
8B/10B
Decoder
Byte
De-
serializer
Byte
Ordering
Rate
Match
FIFO
De-
serializer
16
16
16
16
16
16
8
8
8
8
8
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...