Altera Corporation
2–15
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
Figure 2–5. Central Clock Divider Block
Notes to
Figure 2–5
:
(1)
Feeds the transmitter within the transceiver and the above adjacent transceiver block.
(2)
Feeds the PCS logic.
Figure 2–6
shows the clock selection for the serializer.
Figure 2–6. Serializer High-Speed Clock Connection
The central clock divider block feeds all the channels in the transceiver
block and, in PIPE ×8 mode, it also feeds the adjacent upper transceiver
block. This ensures that the serializer in each channel outputs the same bit
number at the same time and minimizes the channel-to-channel skew.
4, 5,
8, or 10
High-Speed
Transmitter PLL Clock
Slow-Speed
Clock From
Lower
Transceiver Block
High-Speed
Clock to Transmitter
(1)
Slow-Speed
Clock to
Transceiver Block
(2)
÷
Central Clock Divider Block
Central Clock Divider Block
of Lower Transceiver Block
High speed clock
from:
Serializer
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...