2–12
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Transmitter Modules
You can use transmitter PLL0 and transmitter PLL1 individually (one
PLL active at a time) to provide a base high-speed clock to the entire
transceiver block, or simultaneously to provide support for the different
data rates within the transceiver block that does not have a common base
reference clock frequency. For example, one PLL can support a 1.25 Gbps
data rate with a 125 MHz reference clock and the other PLL can support
a 2.488 Gbps data rate with a 62.2 MHz reference clock.
You can use up to two reference clocks for the transmitter PLLs in a single
transceiver block at any given time. The reference clocks can come from
the following:
■
Dedicated reference clock pins of the associated transceiver blocks
(two total per transceiver block)
■
PLD clock network (one per transceiver block, must be connected
directly from an input clock pin and cannot be driven by user logic
or enhanced PLL)
■
Inter-transceiver lines (up to five total, one from each transceiver
block)
1
If you assign an I/O or a non-
REFCLK
clock pin to provide clock
ONLY for the
pll_inclk/rx_cruclk
ports of the transceiver,
the Quartus II software requires the following setting for the
clock source in the assignment editor for successful compilation:
Assignment name:
Stratix II GX REFCLK and termination setting
Value:
Use as regular I/O.
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...