Altera Corporation
2–235
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
622 Mbps was changed to 600 Mbps in:
●
“Transmitter PLL Block”
●
“Transmitter PLLs”
●
“Serializer”
●
“Receiver Buffer”
●
“Receiver Common Mode”
●
“Deserializer”
—
3.125 to 6.375 Gbps was changed to 1 to 6.375
Gbps in:
●
“Serializer”
●
“Deserializer”
●
“Native Modes”
—
Updated note in “Normal Operation Phase” section.
—
The Automatic Mode section was updated and
changed to “Word Alignment Based on Byte
Ordering”.
—
Changed “bits[15..8]” to “bits[31..24” in the “32-Bit
Pattern Mode” section
—
Changed “rx_outrx_dataout” to “rx_dataout” in the
“GIGE Receiver Synchronization” section.
—
Added new note to the “Dynamic Transmit Rate
Switch” and “Dedicated Reference Clock Pin
Specifications” sections.
—
●
Changed V
CCHTX
to V
CCH
throughout the
chapter.
●
Changed TX V
CM
to V
CM
throughout the chapter.
●
Changed VCC_H to VCCH throughout the
chapter.
—
June 2006, v3.2
●
Minor change to Figure 2–1.
●
Updated Table 2–1.
●
Updated Figures 2–90 and 2–96.
●
Added “NTFS Fast Recovery IP (NFRI)” section.
●
Updated descriptions for
rx_errdetect
and
cal_blk_powerdown
in
Table 2–1.
Table 2–55. Document Revision History (Part 5 of 6)
Date and
Document Version
Changes Made
Summary of Changes
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...