
3–108
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Channel and Clock Multiplier Unit (CMU) PLL Reconfiguration
Figure 3–53. Reconfiguration Functional Blocks Using logical_tx_pll_sel in TX PLL Mode
Channel Reconfiguration with TX PLL Select
Refer to
Figure 3–46
for the channel configuration before the mode1 MIF
is written.
Figure 3–54
shows the blocks that are reconfigured by the
mode1 MIF and the
logical_tx_pll_sel
set to
1
. Note that in this
case, the TX PLL is not configured. After the MIF is written, the logical
TX PLL multiplexer gets configured to select the logical TXPLL1.
/1
pll_inclk_rx_cruclk[1]
pll_inclk_rx_cruclk[0]
156.25 MHz
125 MHz
Clock Multiplier Unit
clock
MUX
clock
MUX
5 Gbps
LOGICAL
TXPLL0
6.25 Gbps
LOGICAL
TXPLL1
Full Duplex Transceiver Channel
Logical
TX PLL
Select
LOCAL
DIVIDER
5 Gbps
d analog logic
TX CHANNEL
RX CHANNEL
5 Gbps
RX PLL
5 Gbps
d analog logic
clock
MUX
Reconfigured functional blocks after MIF write
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...