Altera Corporation
1–5
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Block Overview
Receiver Differential Input Buffers
Stratix II GX transceiver block differential input buffers support 1.5-V
PCML and 1.2-V PCML I/O standards and have a variety of features that
improve system signal integrity. Programmable equalization capabilities
compensate for signal degradation across transmission mediums.
Additionally, on-chip termination provides the appropriate receiver
termination for 100-, 120-, or 150-
Ω
transmission lines. A signal detection
block indicates if there is a valid signal at the receiver input.
1
Stratix II GX receiver input buffers also support the adaptive
equalization (AEQ) capability to compensate for changing link
characteristics.
Receiver PLL
The receiver PLL ramps the voltage controlled oscillator (VCO) to the
frequency of the reference clock. Once that occurs, the clock recovery unit
(CRU) controls the VCO. Each receiver channel in the transceiver has a
dedicated receiver PLL that provides clocking flexibility and supports a
range of data rates. These PLLs generate the required clock frequencies
based upon the synthesis of an input reference clock.
Clock Recovery Unit
The Stratix II GX transceiver block CRU performs analog clock data
recovery (CDR). The CRU recovers the embedded clock in the data
stream to properly clock the incoming data. The recovered clock also
clocks the reset of the receiver logic clock (
rx_digitalreset
) and is
available in the PLD fabric.
Deserializer
The deserializer block converts the incoming data stream from a
high-speed serial signal to a lower-speed parallel signal that can be
processed in the FPGA logic array on the receive side. The deserializer
supports a variety of conversion factors, ensuring implementation
flexibility. The deserializer supports an 8- or 10-bit deserialization factor
in the single-width mode and a 16- or 20-bit deserialization factor in
double-width mode. The deserializer block also performs clock synthesis
on the slow-speed clock from the CRU and forwards the recovered clock
to the parallel receiver logic in the transceiver and for the PLD.
Содержание Stratix II GX
Страница 640: ...4 244 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 642: ...4 246 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...
Страница 672: ...6 14 Altera Corporation Stratix II GX Device Handbook Volume 2 October 2007 Document Revision History ...