MicroBlaze Processor Reference Guide
165
UG081 (v14.7)
Instructions
andi
Logial AND with Immediate
Description
The contents of register rA are ANDed with the value of the IMM field, sign-extended to 32 bits; the
result is placed into register rD.
Pseudocode
(rD)
←
(rA)
∧
sext(IMM)
Registers Altered
•
rD
Latency
1 cycle
Note
By default, Type B Instructions will take the 16-bit IMM field value and sign extend it to 32 bits to
use as the immediate operand. This behavior can be overridden by preceding the Type B instruction
with an imm instruction. See the instruction
for details on using 32-bit immediate
values.
andi
rD, rA, IMM
1 0 1 0 0 1
rD
rA
IMM
0
6
1
1
1
6
3
1