124
MicroBlaze Processor Reference Guide
UG081 (v14.7)
Chapter 3:
MicroBlaze Signal Interface Description
ICACHE_FSL_IN_Data
Read data from I-side return
read data FSL
std_logic_
vector (0 to 31)
input
ICACHE_FSL_IN_Control
FSL control-bit from I-side
return read data FSL.
Reserved for future use
std_logic
input
ICACHE_FSL_IN_Exists
More read data exists in I-side
return FSL
std_logic
input
ICACHE_FSL_OUT_Clk
Clock output to I-side read
access FSL
std_logic
output
ICACHE_FSL_OUT_Write
Write new cache miss access
request to I-side read access
FSL
std_logic
output
ICACHE_FSL_OUT_Data
Cache miss access (=address)
to I-side read access FSL
std_logic_
vector (0 to 31)
output
ICACHE_FSL_OUT_Control
FSL control-bit to I-side read
access FSL. Reserved for
future use
std_logic
output
ICACHE_FSL_OUT_Full
FSL access buffer for I-side
read accesses is full
std_logic
input
DCACHE_FSL_IN_Clk
Clock output to D-side return
read data FSL
std_logic
output
DCACHE_FSL_IN_Read
Read signal to D-side return
read data FSL
std_logic
output
DCACHE_FSL_IN_Data
Read data from D-side return
read data FSL
std_logic_
vector (0 to 31)
input
DCACHE_FSL_IN_Control
FSL control bit from D-side
return read data FSL
std_logic
input
DCACHE_FSL_IN_Exists
More read data exists in D-
side return FSL
std_logic
input
DCACHE_FSL_OUT_Clk
Clock output to D-side read
access FSL
std_logic
output
DCACHE_FSL_OUT_Write
Write new cache miss access
request to D-side read access
FSL
std_logic
output
DCACHE_FSL_OUT_Data
Cache miss access (read
address or write a
write data + byte write enable
+ burst write encoding) to D-
side read access FSL
std_logic_
vector (0 to 31)
output
Table 3-12:
MicroBlaze Cache Link Signals
(Continued)
Signal Name
Description
VHDL Type
Direction