260
MicroBlaze Processor Reference Guide
UG081 (v14.7)
Chapter 5:
MicroBlaze Instruction Set Architecture
xori
Logical Exclusive OR with Immediate
Description
The IMM field is extended to 32 bits by concatenating 16 0-bits on the left. The contents of register
rA are XOR’ed with the extended IMM field; the result is placed into register rD.
Pseudocode
(rD)
←
(rA)
⊕
sext(IMM)
Registers Altered
•
rD
Latency
•
1 cycle
Note
By default, Type B Instructions will take the 16-bit IMM field value and sign extend it to 32 bits to
use as the immediate operand. This behavior can be overridden by preceding the Type B instruction
with an imm instruction. See the instruction
for details on using 32-bit immediate
values.
xori
rD, rA, IMM
1 0 1 0 1 0
rD
rA
IMM
0
6
1
1
1
6
3
1