106
MicroBlaze Processor Reference Guide
UG081 (v14.7)
Chapter 3:
MicroBlaze Signal Interface Description
IReady
ILMB
I
Instruction interface LMB data ready
IWait
ILMB
I
Instruction interface LMB data wait
ICE
ILMB
I
Instruction interface LMB correctable error
IUE
ILMB
I
Instruction interface LMB uncorrectable
error
Mn_AXIS_TLAST
M0_AXIS..
M15_AXIS
O
Master interface output AXI4 channels
write last
Mn_AXIS_TDATA
M0_AXIS..
M15_AXIS
O
Master interface output AXI4 channels
write data
Mn_AXIS_TVALID
M0_AXIS..
M15_AXIS
O
Master interface output AXI4 channels
write valid
Mn_AXIS_TREADY
M0_AXIS..
M15_AXIS
I
Master interface input AXI4 channels
write ready
Sn_AXIS_TLAST
S0_AXIS..
S15_AXIS
I
Slave interface input AXI4 channels
write last
Sn_AXIS_TDATA
S0_AXIS..
S15_AXIS
I
Slave interface input AXI4 channels
write data
Sn_AXIS_TVALID
S0_AXIS..
S15_AXIS
I
Slave interface input AXI4 channels
write valid
Sn_AXIS_TREADY
S0_AXIS..
S15_AXIS
O
Slave interface output AXI4 channels
write ready
FSL0_M .. FSL15_M
MFSL
or
DWFSL
O
Master interface to output FSL channels
MFSL is used for FSL bus connections,
whereas DWFSL is used for direct
connections with FSL slaves
FSL0_S .. FSL15_S
SFSL
or
DRFSL
I
Slave interface to input FSL channels
SFSL is used for FSL bus connections,
whereas DRFSL is used for direct
connections with FSL masters
ICache_FSL_in...
IXCL_S
IO
Instruction side CacheLink FSL slave
interface
ICache_FSL_out...
IXCL_M
IO
Instruction side CacheLink FSL master
interface
DCache_FSL_in...
DXCL_S
IO
Data side CacheLink FSL slave interface
DCache_FSL_out...
DXCL_M
IO
Data side CacheLink FSL master interface
Interrupt
Core
I
Interrupt
Interrupt_Address
1
Core
I
Interrupt vector address
Interrupt_Ack
Core
O
Interrupt acknowledge
Table 3-1:
Summary of MicroBlaze Core I/O
(Continued)
Signal
Interface
I/O
Description