![Toshiba TMPM3V4 Manual Download Page 98](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626098.webp)
7.1.2 Handling Flowchart
The following shows how an exception/interrupt is handled. In the following descriptions,
indicates hardware handling.
Indicates software handling.
Each step is described later in this chapter.
Processing
Description
See
Detection by
CG/CPU
The CG/CPU detects the exception request.
Section 7.1.2.1
Handling by CPU
The CPU handles the exception request.
Section 7.1.2.2
Branch to ISR
The CPU branches to the corresponding interrupt service routine (ISR).
Execution of ISR
Necessary processing is executed.
Section 7.1.2.3
Return from exception
The CPU branches to another ISR or returns to the previous program.
Section 7.1.2.4
TMPM3V6/M3V4
7. Exceptions
7.1 Overview
Page 76
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......