(2)
SCLK Output Mode
Parameter
Symbol
Equation
40 MHz
Unit
Min
Max
Min
Max
SCLK cycle (programmable)
t
SCY
4x
−
100
−
ns
Output Data ← SCLK rise
t
OSS
t
SCY
/2 − 20
−
30
−
SCLK rise → Output Data hold
t
OHS
t
SCY
/2 − 20
−
30
−
Valid Data Input ← SCLK rise
t
SRD
45
−
45
−
SCLK rise → Input Data hold
t
HSR
0
−
0
−
0
1
2
3
1
VALID
OUTPUT DATA
TxD
INPUT DATA
RxD
SCLK
(Output mode/
Rising edge input
mode)
SCLK
(Falling edge input
mode)
t
OSS
t
SCY
t
SCH
t
SCL
t
OHS
0
t
SRD
2
3
t
HSR
VALID
VALID
VALID
TMPM3V6/M3V4
Page 503
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......