Bit
Bit Symbol
Type
Function
1
SCLKS
R/W
Selecting input clock edge (For I/O Interface mode)
Set to "0" in the clock output mode.
0: Data in the transmit buffer is sent to TXDx pin every one bit on the falling edge of RXDx pin.
Data from RXDx pin is received in the receive buffer every one bit on the rising edge of RXDx pin.
In this case, the state of a RXDx pin starts from "High" level. (Rising edge mode)
1: Data in the transmit buffer is sent to TXDx pin every one bit on the rising edge of SCLKx pin.
Data from RXDx pin is received in the receive buffer every one bit on the falling edge of SCLKx pin.
In this case, the state of a SCLKx starts from "Low" level.
0
IOC
R/W
Selecting clock (For I/O Interface mode)
0: Clock output mode (A transfer clock is output from SCLKx pin.)
1: Clock input mode (A transfer clock is input to SCLKx pin.)
Note:<OERR>, <PERR> and <FERR> are cleared to "0" when read.
TMPM3V6/M3V4
Page 217
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......