![Toshiba TMPM3V4 Manual Download Page 127](http://html.mh-extra.com/html/toshiba/tmpm3v4/tmpm3v4_manual_428626127.webp)
(3)
Interrupt Set-Pending Register
This register forcibly suspends interrupts and identifies whether interrupts are suspended.
When this register is set to "1", the corresponding interrupt is suspended. However, this register is
in-valid for the interrupt which has already been suspended or disabled.
Writing "0" has no meaning.
When this register is read, whether the corresponding interrupt is suspended or not.
Bit symbol
Type
Function
SETPEND
R/W
Interrupt No. [77:0]
[Write]
1: Interrupts are suspended.
[Read]
0: No pending interrupts.
1: Pending interrupts exist.
Note:
For descriptions of interrupts and interrupt numbers, see Section "7.5.1.5 List of Inter-
TMPM3V6/M3V4
Page 105
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......