INTUARTx
UARTxMIS<OEMIS>
UARTxRIS<OERIS>
UARTxIMSC<OEIM> (Enable sig
n
al)
UARTxRIS<BERIS>
UARTxIMSC<BEIM> (Enable sig
n
al)
UARTxRIS<PERIS>
UARTxIMSC<PEIM> (Enable sig
n
al)
UARTxRIS<FERIS>
UARTxIMSC<FEIM> (Enable sig
n
al)
UARTxRIS<RTRIS>
UARTxIMSC<RTIM> (Enable sig
n
al)
UARTxRIS<TXRIS>
UARTxIMSC<TXIM> (Enable sig
n
al)
UARTxRIS<RXRIS>
UARTxIMSC<RXIM> (Enable sig
n
al)
UARTxMIS<BEMIS>
UARTxMIS<PEMIS>
UARTxMIS<FEMIS>
UARTxMIS<RTMIS>
UARTxMIS<TXMIS>
UARTxMIS<RXMIS>
Figure 11-2 UART interrupt block
11.4.6.2 Interrupt Generation Timing
Interrupt source
Interrupt generation timing
Overrun error generation
After a stop bit is received when FIFO is full.
Break error interrupt
After a stop bit is received.
Parity error generation
After a parity data is received.
Framing error generation
After bit data that generates frame over is received.
Reception timeout interrupt
After data is received in receive FIFO, then 511 clocks of Baud16 has elapsed.
Transmission interrupt
When the FIFO
is unused:
After the transmission is enabled, when a START bit and STOP bit
in the first byte of the transmission data are sent, a transmit inter-
rupt occurs. In the second byte and the following byte, a transmit inter-
rupt occurs only when a STOP bit is sent.
(In this case, each interrupt is cleared after the transmit data is writ-
ten.)
When the FIFO
is used:
When a STOP bit is sent (after the MSB data is transmitted), if the
amount of data in the FIFO is the same level as the specified level
of FIFO, a transmit interrupt occurs.
Reception interrupt
When the FIFO
is unused:
A receive interrupt occurs when the FUART receives a STOP bit.
When the FIFO
is used:
A receive interrupt occurs when the FUART receives a STOP bit inclu-
ded in the data that fills the FIFO to the specified level.
Note:
In this table, a stop bit means a last stop bit. (A stop bit length is selectable with UARTxLCR_H<STP2>)
TMPM3V6/M3V4
11. Universal Asynchronous Receiver-Transmitter Circuit (UART)
11.4 Operation Description
Page 206
2019-02-06
Summary of Contents for TMPM3V4
Page 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Page 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Page 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Page 8: ......
Page 22: ...xiv ...
Page 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Page 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Page 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Page 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Page 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Page 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Page 544: ......